

# Introduction to CUDA

(8) Parallel Pattern: Sparse Matrix

### Reference

- CUDA C Programming Guide,
  - https://docs.nvidia.com/cuda/cuda-c-programmingguide/index.html
- Programming Massively Parallel Processors,
  - A Hands-on Approach
  - Third Edition
  - Chapter 10



© David Kirk/NVIDIA and Wen-mei W. Hwu ECE408/CS483/ECE498al University of Illinois, 2007-2016

### Content

- Background
- Parallel SpMV Using CSR
- Padding and Transposition
- Hybrid Approach to Regulate Padding
- Sorting and Partitioning for Regularization

# Sparse Data Motivation for Compaction

- Many real-world inputs are sparse/nonuniform
- Signal samples,
- mesh models,
- transportation networks,
- communication networks, etc.



| Science Area                             | Number<br>of<br>Teams | Codes                                                 | Struct<br>Grids | Unstruct<br>Grids | Dense<br>Matrix | Sparse<br>Matrix | N-<br>Body | Mont<br>e<br>Carlo | FFT | PIC | Sig<br>I/O |
|------------------------------------------|-----------------------|-------------------------------------------------------|-----------------|-------------------|-----------------|------------------|------------|--------------------|-----|-----|------------|
| Climate and<br>Weather                   | 3                     | CESM, GCRM,<br>CM1/WRF, HOMME                         | X               | X                 |                 | Х                |            | X                  |     |     | X          |
| Plasmas/<br>Magnetosphere                | 2                     | H3D(M), VPIC, OSIRIS,<br>Magtail/UPIC                 | X               |                   |                 |                  | Х          |                    | X   |     | X          |
| Stellar<br>Atmospheres and<br>Supernovae | 5                     | PPM, MAESTRO,<br>CASTRO, SEDONA,<br>ChaNGa, MS-FLUKSS | X               |                   |                 | Х                | Х          | X                  |     | X   | X          |
| Cosmology                                | 2                     | Enzo, pGADGET                                         | X               |                   |                 | Х                | Х          |                    |     |     |            |
| Combustion/<br>Turbulence                | 2                     | PSDNS, DISTUF                                         | X               |                   |                 |                  |            |                    | X   |     |            |
| General Relativity                       | 2                     | Cactus, Harm3D,<br>LazEV                              | Χ               |                   |                 | Х                |            |                    |     |     |            |
| Molecular<br>Dynamics                    | 4                     | AMBER, Gromacs,<br>NAMD, LAMMPS                       |                 |                   |                 | Х                | Х          |                    | X   |     |            |
| Quantum<br>Chemistry                     | 2                     | SIAL, GAMESS,<br>NWChem                               |                 |                   | Х               | Х                | Х          | X                  |     |     | X          |
| Material Science                         | 3                     | NEMOS, OMEN, GW,<br>QMCPACK                           |                 |                   | X               | Х                | Х          | X                  |     |     |            |
| Earthquakes/<br>Seismology               | 2                     | AWP-ODC, HERCULES,<br>PLSQR, SPECFEM3D                | X               | Х                 |                 |                  | Х          |                    |     |     | X          |
| Quantum Chromo<br>Dynamics               | 1                     | Chroma, MILC, USQCD                                   | X               |                   | X               | Х                |            |                    |     |     |            |
| Social Networks                          | 1                     | EPISIMDEMICS                                          |                 |                   |                 |                  |            |                    |     |     |            |
| Evolution                                | 1                     | Eve                                                   |                 |                   |                 |                  |            |                    |     |     |            |
| Engineering/Syste<br>m of Systems        | 1                     | GRIPS,Revisit                                         |                 | F                 |                 |                  |            | Х                  |     |     |            |
| Computer Science                         | 1                     |                                                       |                 | 5<br>X            | Χ               | Х                |            |                    | Χ   |     | Χ          |

### Challenges

- Compared to dense matrix multiplication, SpMV
  - Is irregular/unstructured
  - Has little input data reuse
  - Benefits little from compiler transformation tools
- Key to maximal performance
  - Maximize regularity (by reducing divergence and load imbalance)
  - Maximize DRAM burst utilization (layout arrangement)

| Row 0 | 3 | 0 | 1 | 0 | Ax+Y=0 |
|-------|---|---|---|---|--------|
| Row 1 | 0 | 0 | 0 | 0 |        |
| Row 2 | 0 | 2 | 4 | 1 |        |
| Row 3 | 1 | 0 | 0 | 1 |        |

- Each row of the matrix represents one equation of the linear system.
- How to solve x?

| Row 0 | 3 | 0 | 1 | 0 | Ax+Y=0 |
|-------|---|---|---|---|--------|
| Row 1 | 0 | 0 | 0 | 0 |        |
| Row 2 | 0 | 2 | 4 | 1 |        |
| Row 3 | 1 | 0 | 0 | 1 |        |

How to solve x? -- Direct method

$$X=A^{-1}Y$$

- Require inversion of the coefficient matrix
- Traditional inversion algorithms such as Gaussian elimination can create too many "fill-in" elements and explode the size of the matrix

| Row 0 | 3 | 0 | 1 | 0 | Ax+Y=0 |
|-------|---|---|---|---|--------|
| Row 1 | 0 | 0 | 0 | 0 |        |
| Row 2 | 0 | 2 | 4 | 1 |        |
| Row 3 | 1 | 0 | 0 | 1 |        |

How to solve x? -- Iterative method (CG)

$$Ax+Y$$
 If  $x^TAx > 0$ 

The conjugate gradient method CG is preferred.

A sparse matrix - vector multiplication and accumulation Sparse Matrix-Vector Multiplication (SpMV)

### SpMV

- Main task in CG:
  - matrix–vector multiplication and accumulation



- Parallel solution:
  - Each thread processes one row?

- Main task in CG:
  - matrix–vector multiplication and accumulation



- Main problem:
  - Storage and bandwidth considerations

We need a format (representation) that avoids storing zero elements.

### Compressed Sparse Row (CSR) Format

CSR: stores only nonzero values in one-dimensional.

```
      Row 0
      Row 2
      Row 3

      Nonzero values data[7]
      { 3, 1, 2, 4, 1, 1, 1 }

      Column indices col_index[7]
      { 0, 2, 1, 2, 3, 0, 3 }

      Row Pointers ptr[5]
      { 0, 2, 2, 5, 7 }
```

# CSR Data Layout



### A sequential SpMV /CSR

```
1. for (int row = 0; row < num rows; row++)
2.
     float dot = 0;
    int row start = row ptr[row];
    int row_end = row_ptr[row+1];
4.
    for (int elem = row start; elem < row end; elem++)</pre>
       dot += data[elem] * x[col_index[elem]];
6.
     y[row] += dot;
                                        ×
```

### Content

- Background
- Parallel SpMV Using CSR
- Padding and Transposition
- Hybrid Approach to Regulate Padding
- Sorting and Partitioning for Regularization

# CSR Kernel Design



### A Parallel SpMV/CSR Kernel (CUDA)

```
1. global void SpMV CSR( int num rows, float *data,
     int *col index, int *row ptr, float *x, float *y) {
     int row = blockIdx.x * blockDim.x + threadIdx.x;
3.
     if (row < num rows) {</pre>
4.
     float dot = 0;
5.
       int row_start = row_ptr[row];
6.
    int row end = row_ptr[row+1];
7.
     for (int elem = row_start; elem < row_end; elem++) {
8.
        dot += data[elem] * x[col index[elem]];
9.
       y[row] = dot;
```

```
      Row 0
      Row 2
      Row 3

      Nonzero values data[7]
      { 3, 1, 2, 4, 1, 1, 1 }

      Column indices col_index[7]
      { 0, 2, 1, 2, 3, 0, 3 }

      Row Pointers ptr[5]
      { 0, 2, 2, 5, 7 }
```

### CSR Kernel Memory Divergence

- Adjacent threads access <u>non-adjacent</u> memory locations
  - Grey elements are accessed by all threads in iteration 0



### CSR Kernel Control Divergence

• Threads execute <u>different number of iterations</u> in the kernel for-loop



**Control Divergence** 

### CSR Kernel Data Dependence

- Both the execution efficiency and memory bandwidth efficiency of the parallel SpMV kernel depends on the distribution of the input data matrix.
- Commonly observed in real-world applications.



### SpMV / CSR

#### Advantages

- Removing all zero elements from the storage
- also eliminates the need to fetch these zero elements from memory
- also eliminates the need to perform useless multiplication operations on these zero elements.

#### Disadvantages

- storage overhead by introducing the col\_index and row\_ptr arrays.
- does not make coalesced memory accesses.
- potential to incur significant control flow divergence in all warps.

### Content

- Background
- Parallel SpMV Using CSR
- Padding and Transposition
- Hybrid Approach to Regulate Padding
- Sorting and Partitioning for Regularization

### ELL storage format

ELL: came from the sparse matrix package in ELLPACK.

- non-coalesced memory accesses and control divergence
  - → applying data <u>padding</u> and <u>transposition</u>



CSR with Padding

Transposed

# SpMV / ELL

- Pad all rows to the same length
- Transpose (Column Major) for DRAM efficiency



Both data and col\_index padded/transposed

# ELL Kernel Design



CSR with Padding

### A parallel SpMV/ELL kernel

```
1. __global__ void SpMV_ELL( int num_rows, float *data,
    int *col_index, int num_elem, float *x, float *y)
    int row = blockIdx.x * blockDim.x + threadIdx.x;
    if (row < num rows) {</pre>
4.
  float dot = 0i
5. for (int i = 0; i < num_elem; i++) {
      dot += data[row+i*num rows]*x[col index[row+i*num rows]];
    y[row] = dot;
7.
```

### Memory Coalescing with ELL



row\_ptr is no longer need

### SpMV / ELL

#### Advantages

- coalesced memory accesses.
  - all adjacent threads are now accessing adjacent memory locations;
- No control flow divergence in warps.
  - all threads now iterate exactly the same number of times in the dot product loop.

#### Disadvantages

- Inefficient if a few rows are much longer than others.
- 1000× 1000 sparse matrix has 1% of its elements of nonzero value:
  - Each row has 10 nonzero elements;
  - Several rows has 200 nonzero values while all other rows have less than 10.

### Content

- Background
- Parallel SpMV Using CSR
- Padding and Transposition
- Hybrid Approach to Regulate Padding
- Sorting and Partitioning for Regularization

### Coordinate (COO) format

 Explicitly list the column and row indices for every non-zero element

```
      Row 0
      Row 2
      Row 3

      Nonzero values data[7]
      { 3, 1, 2, 4, 1, 1, 1 }

      Column indices col_index[7]
      { 0, 2, 1, 2, 3, 0, 3 }

      Row indices row_index[7]
      { 0, 0, 2, 2, 2, 2, 3, 3 }
```

### COO Allows Reordering of Elements

```
      Row 0
      Row 2
      Row 3

      Nonzero values data[7]
      { 3, 1, 2, 4, 1, 1, 1 }

      Column indices col_index[7]
      { 0, 2, 1, 2, 3, 0, 3 }

      Row indices row_index[7]
      { 0, 0, 2, 2, 2, 2, 3, 3 }
```



```
Nonzero values data[7] { 1 1, 2, 4, 3, 1 1 }
Column indices col_index[7] { 0 2, 1, 2, 0, 3, 3 }
Row indices row index[7] { 3 0, 2, 2, 0, 2, 3 }
```

## SpMV/COO

```
1. for (int i = 0; i < num_elem; row++)
2. y[row_index[i]] += data[i] * x[col_index[i]];</pre>
```

#### A sequential loop that implements SpMV/COO

The correct final answer will be obtained regardless of the order in which these elements are processed.

# COO Kernel Design Accessing Input Matrix and Vector



# COO kernel Design Accumulating into Output Vector



# SpMV / COO

- Advantages
  - additional benefit of flexibility.
- Disadvantages
  - involves additional storage cost for the row\_index array.
  - Need atomic operations.

### **Hybrid Format**



- ELL handles typical entries
- COO handles exceptional entries
  - Implemented with segmented reduction

Often implemented in sequential host code in practice



## Reduced Padding with Hybrid Format



### Reduced Padding with Hybrid Format



- The number of padded elements is reduced from 5 to 2.
- More importantly, all of the threads only need to perform 2 rather than 3 iterations.

#### Question



- Whether the additional work of the host to separate COO elements from an ELL format could incur excessive overhead?
  - the SpMV is performed on the same sparse kernel repeatedly in an iterative solver. Averaged the overhead.

## SpMV / Hybrid Format

- Advantages
  - Avoid large number of zero padding by <u>regularization</u>.
  - CPU+GPU
- Disadvantages
  - Non-load-balance.



#### Content

- Background
- Parallel SpMV Using CSR
- Padding and Transposition
- Hybrid Approach to Regulate Padding
- Sorting and Partitioning for Regularization

# JDS (Jagged Diagonal Sparse) Kernel Design for Load Balancing



• Sort rows into descending order according to number of non-zero.

# JDS (Jagged Diagonal Sparse) Kernel Design for Load Balancing



- Sort rows into descending order according to number of non-zero.
- Keep track of the original row numbers so that the output vector can be generated correctly. jds\_row\_index

# Sorting Rows According to Length (Regularization)

3 1 Row 2

2 4 1

Row 0

Row 3

Row 1

CSR

JDS

jds\_row\_index

## A Parallel SpMV/JDS Kernel

```
1. global void SpMV JDS(int num rows, float *data,
       int *col index, int *jds row ptr, int jds row index,
       float *x, float *y) {
      int row = blockIdx.x * blockDim.x + threadIdx.x;
3.
      if (row < num rows) {</pre>
4.
        float dot = 0;
        int row_start = jds_row_ptr[row];
5.
6.
        int row_end = jds_row_ptr[row+1];
7.
        for (int elem = row_start; elem < row_end; elem++) {</pre>
8.
           dot += data[elem] * x[col index[elem]];
9.
        y[jds row index[row]] = dot;
                                         Row 2
                                                  Row 0
                                                         Row 3
                  Nonzero values data[7]
                                                   0, 2,
                  Column indices col index[7]
                                                         5, 7,7 }
                JDS Row Pointers jds row ptr[5]
                                                 3,
                                                 0,
                 JDS Row Indices jds row index
                                                         3,
                                                               1 }
```

#### Divide into sections



Within each section, we only need to pad the rows to match the row with the maximal number of elements in that section.

#### JDS format and sectioned ELL

Nonzero values data[7] { 2, 4, 1, 3, 1, 1, 1 }

Column indices col\_index[7] { 1, 2, 3, 0, 2, 0, 3 }

JDS row indices Jds\_row\_index[4] { 2, 0, 3, 1 }

Section pointers Jds\_section\_ptr[4] { 0, 3, 7, 7 }



- We can then transpose each section independently
- and launch a separate kernel on each section.

#### Questions

- Whether sorting rows will lead to incorrect result?
  - No
  - The only extra step is to reorder the final solution back to the original order by using the jds\_row\_index array.
- Whether sorting will incur a significant overhead?
  - Iterative methods.

### Take advantages of New Devices

- In relatively recent devices:
  - the memory coalescing hardware has relaxed the address alignment requirement,
  - allowing the simple <u>transposition of a JDS-CSR</u> representation.
- In practice:
  - while <u>sectioned JDS-ELL</u> tends to exhibit the best performance on older CUDA devices,
  - <u>transposed JDS-CSR</u> tends to exhibit the best performance on Fermi and Kepler.

## SpMV Summary

- key techniques for compacting input data in parallel sparse methods for reduced consumption of memory bandwidth
  - better utilization of on-chip memory
  - fewer bytes transferred to on-chip memory
  - retaining regularity

- Convolution
- Sparse matrix
- Prefix sum (scan)
- Histogram
- Merge sort
- Graph search



- Convolution
- Sparse matrix
- Prefix sum (scan)
- Histogram
- Merge sort
- Graph search



- Convolution
- Sparse matrix
- Prefix sum (scan)
- Histogram
- Merge sort
- Graph search



- Convolution
- Sparse matrix
- Prefix sum (scan)
- Histogram
- Merge sort
- Graph search



- Convolution
- Sparse matrix
- Prefix sum (scan)
- Histogram
- Merge sort
- Graph search



- Convolution
- Sparse matrix
- Prefix sum (scan)
- Histogram
- Merge sort
- Graph search



